

A method for characterizing near-interface traps in SiC metal—oxide—semiconductor capacitors from conductance—temperature spectroscopy measurements

### **Author**

Nicholls, Jordan R, Vidarsson, Arnar M, Haasmann, Daniel, Sveinbjörnsson, Einar Ö, Dimitrijev, Sima

### **Published**

2021

### Journal Title

Journal of Applied Physics

### Version

Version of Record (VoR)

### DOI

10.1063/5.0037744

### Downloaded from

http://hdl.handle.net/10072/401856

### Griffith Research Online

https://research-repository.griffith.edu.au

# A method for characterizing near-interface traps in SiC metal-oxide-semiconductor capacitors from conductance-temperature spectroscopy measurements

Cite as: J. Appl. Phys. **129**, 054501 (2021); https://doi.org/10.1063/5.0037744 Submitted: 15 November 2020 . Accepted: 20 January 2021 . Published Online: 02 February 2021

🗓 Jordan R. Nicholls, 🗓 Arnar M. Vidarsson, Daniel Haasmann, 🗓 Einar Ö. Sveinbjörnsson, and 🗓 Sima Dimitrijev







### ARTICLES YOU MAY BE INTERESTED IN

Carbon cluster formation and mobility degradation in 4H-SiC MOSFETs
Applied Physics Letters 118, 031601 (2021); https://doi.org/10.1063/5.0037241

Stress distribution at the AIN/SiC heterointerface probed by Raman spectroscopy Journal of Applied Physics 129, 055304 (2021); https://doi.org/10.1063/5.0029682

Interpreting Kelvin probe force microscopy on semiconductors by Fourier analysis Journal of Applied Physics 129, 034301 (2021); https://doi.org/10.1063/5.0024073



## Your Qubits. Measured.

Meet the next generation of quantum analyzers

- Readout for up to 64 qubits
   Operation at up to 8.5 GHz
  - Operation at up to 8.5 GHz, mixer-calibration-free

 Signal optimization with minimal latency





## A method for characterizing near-interface traps in SiC metal-oxide-semiconductor capacitors from conductance-temperature spectroscopy measurements

Cite as: J. Appl. Phys. **129**, 054501 (2021); doi: 10.1063/5.0037744 Submitted: 15 November 2020 · Accepted: 20 January 2021 · Published Online: 2 February 2021







Jordan R. Nicholls,<sup>1,2,a)</sup> (D) Arnar M. Vidarsson,<sup>3</sup> (D) Daniel Haasmann,<sup>1,2</sup> Einar Ö. Sveinbjörnsson,<sup>3,4</sup> (D) and Sima Dimitrijev<sup>1,2</sup> (D)

### **AFFILIATIONS**

- <sup>1</sup>Queensland Micro- and Nanotechnology Centre, Griffith University, Brisbane, QLD 4111, Australia
- <sup>2</sup>School of Engineering and Built Environment, Griffith University, Brisbane, QLD 4111, Australia
- Science Institute, University of Iceland, IS-107, Reykjavik, Iceland
- Department of Physics, Chemistry and Biology (IFM), Linköping University, SE-58183 Linköping, Sweden

### **ABSTRACT**

The state-of-the-art technology for gate oxides on SiC involves the introduction of nitrogen to reduce the density of interface defects. However, SiC metal-oxide-semiconductor (MOS) field-effect transistors still suffer from low channel mobility even after the nitridation treatment. Recent reports have indicated that this is due to near-interface traps (NITs) that communicate with electrons in the SiC conduction band via tunneling. In light of this evidence, it is clear that conventional interface trap analysis is not appropriate for these defects. To address this shortcoming, we introduce a new characterization method based on conductance-temperature spectroscopy. We present simple equations to facilitate the comparison of different fabrication methods based on the density and location of NITs and give some information about their origin. These techniques can also be applied to NITs in other MOS structures.

Published under license by AIP Publishing. https://doi.org/10.1063/5.0037744

### I. INTRODUCTION

Compared to other wide bandgap semiconductors, SiC has the advantage of being able to grow a native oxide. This desirable property has driven investment in SiC power devices over the past two decades. <sup>1,2</sup> However, the quality of as-grown oxides in dry O<sub>2</sub> is insufficient to be used as the gate dielectric for metal–oxide-semiconductor field-effect transistors (MOSFETs). <sup>1,2</sup> The quality of SiC gate oxides was improved significantly with the introduction of nitrogen into the fabrication process. <sup>1–11</sup> Oxide growth or post-oxidation annealing in N<sub>2</sub>O or NO ambient reduces the density of interface defects to sufficient levels for commercial fabrication of SiC MOSFETs. <sup>1–11</sup>

However, despite these improvements, SiC MOSFETs have still not achieved the theoretical limits of the material. One issue with modern SiC MOSFETs is low channel-carrier mobility.<sup>1,2</sup> Fast traps, sometimes labeled "NI," have been assumed as one of the primary contributors to this problem. <sup>1,12–14</sup> These traps can be observed in the high frequency or low temperature conductance of test MOS capacitors. <sup>12–14</sup>

When the conventional interface-trap analysis is applied to these defects, the extracted properties are physically unreasonable, leading to questions about their origin. Recently, new evidence has suggested that these traps are due to near-interface traps (NITs), rather than conventional interface states. In our previous paper, we showed that the peak of the NI signal in conductance–temperature (G-T) spectroscopy measurements is associated with a specific surface electron density, irrespective of the gate bias. <sup>15</sup> Zhai *et al.* found a similar result by using standard interface trap characterization of low temperature conductance–frequency measurements. <sup>16</sup> They observed that the trap time constant was independent of the

<sup>&</sup>lt;sup>a)</sup>Author to whom correspondence should be addressed: jordan.nicholls@griffithuni.edu.au

surface potential. <sup>16</sup> Neither of these results can be accounted for by the conventional interface states, and so suggest that the signal is caused by NITs which are aligned with the SiC conduction band.

In light of this new evidence, it is clear that interface trap characterization techniques are not appropriate for the NI signal. However, characterization is still important for modeling and for the evaluation of different fabrication processes. One approach to this issue is to implement numerical simulations of NIT conductance and then extract the properties by fitting to the measured data. This approach works but it is far too computationally expensive to see the practical use for comparing oxidation processes, especially at scale.

With this in mind, this paper introduces a new method for characterizing the NI signal from G–T measurements. The method is based on newly derived simple equations, which allow for fast approximation of trap densities and lateral positions to enable rapid evaluation of oxide quality. Furthermore, the equation parameters can be used to plot the theoretical conductance signal. We verify the new method and equations by comparing an NO post-oxidation annealed MOS capacitor to one with an oxide grown in NO.

### II. CHARACTERIZATION METHOD

The most important assumption in this work is that the traps exchange electrons with the SiC conduction band via tunneling. Therefore, the process by which the electrons are released from the traps is temperature independent. This is based on the recent reports regarding the NI trap properties, which were outlined in Sec. I.  $^{15,16}$  This is critical, and the present analysis is only possible because this has now been verified.  $^{15,16}$ 

To begin, we must first consider that at a fixed frequency, most of the measured NIT conductance signal will be due to a very narrow range of traps (in both energy and lateral depth). Therefore, we will assume that the conductance can be reasonably approximated as that of an average trap, with an effective areal density  $N_T$ and a single electron capture and release rate ( $R_C$  and  $R_R$ ), as opposed to rate distributions. This is a necessary simplification; in the standard interface trap analysis, the treatment of a continuum of traps is made possible only because the traps are in thermal equilibrium with the semiconductor.<sup>17</sup> For NITs, this is not the case, and so complete knowledge of the trap distribution and response characteristics throughout the SiO2 bandgap would be required to accurately model the conductance. Not only is this impractical, but due to the current lack of knowledge about the responsible defect(s), it is not possible. That being said, just because this assumption is required does not mean it is poor, as has been shown in numerical simulations<sup>15</sup> and as we will see later

The parallel conductance  $(G_P)$  of traps characterized by a single capture and release rate is given by  $^{17}$ 

$$G_P = \frac{q^2 N_T A}{kT} \times \frac{R_C R_R}{R_C + R_R} \times \frac{\omega^2}{(R_C + R_R)^2 + \omega^2},$$
 (1)

where q is the elementary charge, A is the gate area, k is Boltzmann's constant, T is the absolute temperature, and  $\omega$  is the angular frequency. Equation (1) was first derived for interface

traps,<sup>17</sup> but it equally applies for NITs. A derivation of Eq. (1) is included in the Appendix. From Eq. (1), it is clear that the strongest signal will be detected when the capture and release rates are both equal to  $\omega/2$ . It is reasonable to assume that the "average" trap will be one with the strongest response since traps around this will produce most of the measured signal. Therefore, we will assume that the "average" trap will be one with  $R_R = \pi f$ , where f is the measurement frequency. The G-T spectroscopy signal occurs because, by changing the temperature, we sweep  $R_C$  continuously from  $< R_R$  at low temperatures to  $> R_R$  at high temperatures, generating a conductance peak in the process.

The conductance from Eq. (1) appears in parallel with the semiconductor capacitance, and in series with the oxide capacitance, as depicted in Fig. 1(a). On the other hand, measurements frequently apply a parallel conductance–capacitance model to interpret the amplitude and phase relationships between the voltage and current signals [Fig. 1(b)]. Therefore, the first step in our method is to extract the trap conductance from the measured signal. The parallel conductance can be extracted from the measured capacitance  $(C_m)$  and conductance  $(C_m)$  by  $^{18}$ 

$$\frac{G_P}{\omega} = \frac{\omega G_m C_{ox}^2}{G_m^2 + \omega^2 (C_{ox} - C_m)^2},$$
(2)

where  $C_{ox}$  is the oxide capacitance.

When using other analysis techniques, the conductance is frequently normalized before it is interpreted. In our case, it is convenient not only to normalize the conductance by dividing by  $\omega A$ , as is common, but also to multiply it by T. This removes the 1/T term in Eq. (1), which can cause the peak location to shift slightly. On a plot of  $G_PT/\omega A$  vs T, the peak occurs exactly when  $R_C=R_R=\pi f$ . Substituting this into Eq. (1), we get the following equation, which allows us to extract the trap density from the normalized conductance peak:

$$N_T = \frac{8k}{q^2} \left(\frac{G_P T}{\omega A}\right)_{peak}.$$
 (3)

Next, to determine the trap depth, we need to describe the capture process. Using a semi-classical model,  $R_C$  is the product of



FIG. 1. (a) Equivalent circuit of a MOS capacitor and (b) the measured circuit.

the number of electrons that hit the interface per unit time and area ( $N_{hits}$ ), the capture cross section ( $\sigma$ ), and the tunneling probability (P), <sup>15</sup>

$$R_C = \sigma P N_{hits} = \sigma P \frac{4\pi m k^2 T^2}{h^3} \exp\left(\frac{q(\varphi_s - V_s)}{kT}\right),\tag{4}$$

where m is the electron effective mass, h is Planck's constant, and  $\varphi_S$  is the surface potential.  $V_S$  is the difference between the Fermi level and the bottom of the semiconductor conduction band in the bulk,

$$V_{S} = \frac{kT}{a} \ln \left( \frac{N_{C}}{N_{D}} \right), \tag{5}$$

where  $N_D$  is the donor concentration and  $N_C$  is the effective density of states at the bottom of the conduction band.

At the peak, we can evaluate  $N_{hits}$  [see Eq. (4)]. Then, given that the capture rate at the conductance peak is equal to  $\pi f$ , Eq. (4) can be rearranged for P. Note that this requires using an assumed value for  $\sigma$ , and in the subsequent analysis this value is presumed to be independent of the applied temperature. If  $\Gamma$  If a Wentzel–Kramers–Brillouin (WKB) approximation for a square barrier is used to model the tunneling probability, then the trap depth  $\Gamma$  is

$$x = x_0 \ln \left( \frac{\sigma N_{hits-peak}}{\pi f} \right), \tag{6}$$

with

$$x_0 = \frac{h}{4\pi\sqrt{2m_t q\phi_B}},\tag{7}$$

where  $m_t$  is the electron tunneling effective mass and  $\phi_B$  is the barrier height (in eV).

Extraction of the trap depth and subsequent modeling of the G-T characteristic requires precise knowledge of  $\varphi_S$ . Any method to extract this quantity can be used; however, the capacitance-voltage (C-V) characteristic becomes highly non-ideal in the vicinity of the NI signal, meaning traditional methods based on the use of C-V curves may become unreliable.

To proceed, we propose a new technique to extract  $\varphi_S$  directly from the width of the NI peak in  $G_PT/\omega A$  vs T plots. If the peak is described by Eqs. (1) and (4), then we can evaluate  $R_C$  at any point on the theoretical curve (in terms of the measurement frequency). Relevant examples of these  $R_C$  values are listed in Table I. We can then take two temperatures ( $T_1$  and  $T_2$ ), and assuming that  $\varphi_S$  is approximately constant between them, generate two simultaneous equations from Eq. (4). Solving for  $\varphi_S$ , we find

$$\varphi_s = \frac{-kT_2T_1}{q(T_1 - T_2)} \ln \left( \frac{R_{C1}T_2^2}{R_{C2}T_1^2} \right) + \frac{T_1V_{S2} - T_2V_{S1}}{T_1 - T_2}, \tag{8}$$

where the subscripts on  $R_C$  and  $V_S$  denote which temperature  $(T_1 \text{ or } T_2)$  they are evaluated at.

**TABLE I.** NIT capture rate at various locations in  $G_PT/\omega A$  vs T plots. Values given in terms of  $\omega$ .

| Percentage of peak conductance | $R_{C}\!/\omega$ |                |  |
|--------------------------------|------------------|----------------|--|
|                                | $T < T_{peak}$   | $T > T_{peak}$ |  |
| 95                             | 0.3410           | 0.7166         |  |
| 90                             | 0.2863           | 0.8333         |  |
| 80                             | 0.2172           | 1.0425         |  |
| 75                             | 0.1918           | 1.1477         |  |
| 70                             | 0.1698           | 1.2574         |  |
| 60                             | 0.1330           | 1.5000         |  |
| 50                             | 0.1027           | 1.7924         |  |

The choices of the two temperatures are critically important; too close, and the equations are ill-conditioned and prone to measurement error/noise, but too far away and the assumption of constant  $\varphi_S$  may break down. For this work, we will take  $T_1$  and  $T_2$  as the pair of points where the conductance is 70% of the peak value. This corresponds to  $R_C = 0.1698 \, \omega$  and  $1.2574 \, \omega$ .

### **III. APPLICATION AND RESULTS**

To test the characterization method, we fabricated MOS capacitor test structures on commercial 4H-SiC epitaxial layers with donor concentrations of  $10^{16}\,\mathrm{cm}^{-3}$ . The substrates were highly doped 4° off-axis n-type 4H-SiC wafers. For one sample, the oxide layer was formed by oxidation in dry  $O_2$  at 1250 °C for 1 h; this was followed by post-oxidation annealing in pure NO for another hour at the same temperature. The final oxide thickness was approximately 41 nm, as measured by the accumulation capacitance at room temperature. For the second sample, the oxide was grown in pure NO for 20 h at 1250 °C. The final dielectric thickness was approximately 85 nm. Sputtered Al was used as the gate metals and the backside Ohmic contacts for both samples.

Sample conductance was measured with an Agilent E4980A LCR meter using a 10 mV signal amplitude. Measurements were performed in a closed-cycle helium cryostat controlled by a Lake Shore Cryotronics model 331 cryogenic temperature controller. Samples were pre-cooled to 50 K, followed by application of a DC gate bias between  $-0.5\,\mathrm{V}$  and  $-0.75\,\mathrm{V}$  for the NO annealed sample and between 0 V and 0.25 V for the NO grown sample. These voltage ranges correspond to depletion and to the appearance of the NI peak between  $\sim\!75\,\mathrm{K}$  and  $\sim\!200\,\mathrm{K}$  in the  $G\!-\!T$  spectra (depending on frequency and gate bias). As the samples were heated back to room temperature at a rate of 5 K/min, the conductance was periodically measured at seven different frequencies ranging from 1 kHz to 1 MHz.

Examples of the resulting G–T spectra are shown in Fig. 2 for the NO annealed sample and in Fig. 3 for the NO grown sample. The measurements of the NO annealed sample exhibit two distinct types of peaks. The smaller peaks at lower temperatures are due to nitrogen dopants in the bulk SiC.  $^{13}$  The larger peaks are the so-called NI signal and are due to NITs.  $^{12-16}$ 

By comparison, the NO grown sample exhibits more peaks than the NO annealed spectra. The dopant signals are still present



FIG. 2. Conductance-temperature spectra of the NO annealed MOS capacitors measured with a (a) 1 kHz and (b) 1 MHz test signal. The gate voltage was varied from -0.75 V to -0.5 V in 50 mV steps.

at the same temperatures as in the NO annealed sample, but they are partially overlapped by two other peaks; the NI signal (which is the highest temperature peak) and a new defect signal unique to NO grown oxides which has not been reported previously. In the measured voltage range, this new peak is suppressed following the normalization; therefore, we will focus solely on the NI peak from this point onward.

The methods outlined in this paper can be used to extract the effective trap density, trap lateral depth within the oxide (distance from the interface), and  $\varphi_S$  from these peaks. The trap density as a function of gate bias and distance from the interface is shown in Fig. 4 for the NO annealed sample and in Fig. 5 for the NO grown sample. The different trap depths are obtained from measurements at different frequencies, with higher frequencies probing closer to the interface (since the tunneling probability is higher, traps closer to the interface respond faster).

The mean  $\varphi_S$  values at each gate bias are listed in Table II, assuming they are constant with temperature. In addition to the  $\varphi_S$ values, Table III lists  $E_C$ - $E_F$  at the interface for select conductance peaks (where  $E_C$  is the bottom of the conduction band and  $E_F$  is the Fermi level).

To perform the extractions, we assumed a capture cross section of 10<sup>-13</sup> cm<sup>2</sup>, a barrier height of 2.7 eV, an electron effective mass of  $1.2m_e$  (where  $m_e$  is the free electron mass), and a tunneling effective mass of  $0.42m_e$ . <sup>15,19–21</sup> Note that the contribution of the additional conduction band minima present in SiC has been included in the effective mass value.



FIG. 3. Conductance-temperature spectra of the NO grown MOS capacitors measured with a (a) 1 kHz and (b) 1 MHz test signal. The gate voltage was varied from 0 V to 0.25 V in 50 mV steps.



FIG. 4. Effective areal NIT density as a function of distance from the interface and the gate DC bias applied during the measurement for the NO annealed sample. Trap densities were evaluated using Eq. (3), while the lateral depth was determined by Eq. (6).



**FIG. 5.** Effective areal NIT density as a function of distance from the interface and the gate DC bias applied during the measurement for the NO grown sample. Trap densities were evaluated using Eq. (3), while the lateral depth was determined by Eq. (6).

The extracted parameters can be used to model the theoretical G-T spectra. A comparison of the theoretical and experimental measurements is shown in Fig. 6 for the NO annealed sample for gate biases of -0.5 V and -0.75 V and for frequencies of 1 kHz and 1 MHz. Figure 7 shows the same comparison for the NO grown sample (with different gate biases). There is good agreement in the vicinity of the peak, especially at low frequencies. Note that to plot the modeled curves, we have assumed that the properties in the vicinity of the peak (namely,  $\sigma$  and  $\varphi_S$ ) are temperature independent and can be extended to regions away from the peak. We also assumed complete ionization of the dopants, which is justified at the considered temperatures even though some error can be contributed by this assumption (note that the surface electric field will

**TABLE II.** Surface potential extracted from Eq. (8) for each sample and gate bias. Values are averaged from measurements at different frequencies. The minimum and maximum deviations from the mean are also listed (in meV).

| NO annealed      |                              | NO grown         |                                  |  |
|------------------|------------------------------|------------------|----------------------------------|--|
| Gate bias<br>(V) | Mean surface potential (meV) | Gate bias<br>(V) | Mean surface potential (meV)     |  |
| -0.75            | $-94.0^{+1.4}_{-1.2}$        | 0                | $-89.1^{+6.1}_{-2.9}$            |  |
| -0.70            | $-93.2^{+2.1}_{-1.7}$        | 0.05             | $-85.9_{-2.7}^{+2.3}$            |  |
| -0.65            | $-91.6^{+2.0}_{-1.9}$        | 0.10             | $-84.2^{+5.3}_{-3.5}$            |  |
| -0.60            | $-89.7^{+1.7}_{-1.7}$        | 0.15             | $-84.0^{+5.0}_{-3.2}$            |  |
| -0.55            | $-85.6^{+3.6}_{-2.5}$        | 0.20             | $-83.0^{+4.0}_{-2.2}$            |  |
| -0.50            | $-83.6_{-3.1}^{+3.0}$        | 0.25             | $-81.6_{-2.9}^{+\overline{3.6}}$ |  |

**TABLE III.** Difference between the conduction band minimum ( $E_C$ ) and the Fermi level ( $E_F$ ) at the interface for the highest measured gate voltages ( $V_G$ ) of both samples (-0.5 V and 0.25 V for the NO annealed and NO grown samples, respectively). Data shown at four different temperatures, corresponding to the locations of the  $G_DT/\omega A$  peaks for four different measurement frequencies (1 kHz, 10 kHz, 100 kHz, and 1 MHz).

|                    | NO annealed $(V_G = -0.50 \text{ V})$ |                     | NO grown $(V_G = 0.25 \text{ V})$ |                     |
|--------------------|---------------------------------------|---------------------|-----------------------------------|---------------------|
| Frequency<br>(kHz) | Peak T<br>(K)                         | $E_C$ - $E_F$ (meV) | Peak T<br>(K)                     | $E_C$ - $E_F$ (meV) |
| 1                  | 116                                   | 140                 | 103                               | 133                 |
| 10                 | 127                                   | 150                 | 116                               | 142                 |
| 100                | 141                                   | 163                 | 132                               | 154                 |
| 1000               | 166                                   | 176                 | 160                               | 169                 |

cause additional ionization at the interface as compared to the bulk semiconductor).

### **IV. DISCUSSION**

The conductance peaks that we measure occur at similar temperatures to other signals detected using the deep level transient



**FIG. 6.** Measured (lines) and modeled (symbols) normalized conductance–temperature spectra for the NO annealed MOS capacitors at (a) 1 kHz and (b) 1 MHz. To improve clarity, only data at the highest and lowest gate biases are shown ( $-0.5\,\mathrm{V}$  and  $-0.75\,\mathrm{V}$ ). The modeled plots are constructed from Eqs. (1) and (4), using the extracted parameter values.



**FIG. 7.** Measured (lines) and modeled (symbols) normalized conductance-temperature spectra for the NO grown MOS capacitors at (a) 1 kHz and (b) 1 MHz. To improve clarity, only data at the highest and lowest gate biases are shown (0.25 V and 0 V). The modeled plots are constructed from Eqs. (1) and (4), using the extracted parameter values.

spectroscopy (DLTS) or thermal dielectric relaxation current (TDRC) techniques. <sup>22,23</sup> Therefore, it is tempting to try to compare those established methods to our characterization. However, both DLTS and TDRC mainly detect the interface trap signal present in thermally grown oxides. This signal (which sometimes labeled "OX" in *G*–*T* spectroscopy measurements) is strongly reduced following nitridation and only contributes a weak background signal to the present measurements. <sup>12–15</sup> DLTS and TDRC are fundamentally low frequency (<1 kHz) measurements, and they rely on the temperature dependent emission process for interface traps. This is different from the higher frequency temperature-independent release process being probed in this work. Therefore, we expect no correlation between those signals and the NI signal that we are investigating.

We can attempt to estimate the volumetric trap densities from the effective areal densities given in Figs. 4 and 5. To do this, let us assume that the trap occupancy is governed by a logistic function of lateral depth which is normalized by  $x_0$ . This is equivalent to the Fermi-Dirac distribution, but in distance rather than energy and with  $x_0$  replacing kT in the exponential. In these circumstances, the volumetric trap densities can be approximated by dividing the areal densities by  $x_0$ . Doing this gives values on the order of  $\sim 10^{18}$  cm  $-^3$ , a value that seems reasonable. However, the validity of assuming such a distribution is questionable. Furthermore, there is no

salient energy scale to use here, and so this estimation is still unable to account for the energy distribution.

The properties extracted via our new characterization technique can be used to draw some basic conclusions about the nature of the NITs being measured. For instance, we can see that the effective trap density appears to decay with distance away from the interface. This is in line with some measurements of the defect density in SiC MOS capacitors<sup>24</sup> and some others attempt to electrically characterize NITs. <sup>25,26</sup>

The length scales involved are on the order of inter-atomic distances. The distribution appears continuous and not discrete as would be expected of an ordered bond structure. This points to a region of high disorder at the interface, which generates a variety of bond lengths and so makes the trap distribution appear continuous. Such a region has been observed by other groups in SiC MOS capacitors. <sup>24,27–30</sup> The trap density increases with increasing gate bias; this may indicate an energetic distribution of traps, which would also be expected for a disordered interface region. <sup>31</sup>

The NO grown devices exhibit a higher density of NITs as compared to the NO annealed capacitors. This is especially the case for the fast traps very near the interface. A higher density of very fast NITs in NO grown oxides has been observed using other electrical characterization techniques.<sup>32</sup> X-ray photoelectron spectroscopy studies have shown a higher concentration of nitrogen at the interface in NO grown vs NO annealed gate oxides.<sup>33</sup> This correlates with the higher NIT densities we observe, and so may indicate a possible defect origin. We would expect that the higher concentration of fast NITs in NO grown oxides would result in lower channel-carrier mobility as compared to NO post-oxidation annealing. However, interfacial nitrogen also reduces the interface state density. 1-11 Mobility measurements on SiC MOSFETs will be necessary to determine whether the increasing NIT density or the decreasing interface trap density dominates the relationship between the nitrogen concentration at the interface and MOSFET mobility.

There are some limitations of the presented method, particularly involving the  $\varphi_S$ . Any dependence of  $\varphi_S$  on temperature beyond linear it not accounted for and factors that cause peakbroadening (such as large  $\varphi_S$  fluctuations, other signals, and temperature dependencies that are unaccounted for) will also result in errors in the extracted value. As we move to lower temperatures, we also need to consider that the donors will no longer remain fully ionized, as stated previously. Despite these limitations, the extracted values are still effective for modeling purposes, as demonstrated by the agreement between the model and the measurements in Figs. 6 and 7. Also, the trap density information does not depend on  $\varphi_S$ , and so still provides a useful metric for comparing capacitors.

### V. CONCLUSION

In this work, we have derived and applied the equations for a new method of characterizing NITs in nitrided SiC MOS capacitors. The method allows for fast approximation of the trap densities, lateral depths, and the surface potential, using G-T spectroscopy measurements. The obtained results enable evaluation and comparison of MOS fabrication processes for use as the gate dielectric in SiC MOSFETs. The equations also enable modeling of

the G-T spectra, providing some insight into the physical origin of the responsible traps. The method can be applied to signals other than the NI peak, such as those in MOS samples with different dielectrics/semiconductors, provided that the signal in question is caused by NITs.

### **ACKNOWLEDGMENTS**

J.R.N., D.H., and S.D. were supported in part by SICC material Co., Ltd., China, as the industry partner in the Australian Research Council Linkage Project under Grant No. ARC LP 50100525.

A.M.V. and E.Ö.S. were supported by the Icelandic Centre for Research (Rannis) and the University of Iceland Research Fund.

Part of this work was performed at the Queensland node of the Australian National Fabrication Facility (ANFF), a company under the National Collaboration Research Infrastructure Strategy to provide nanofabrication and microfabrication facilities to Australia's researchers.

### APPENDIX: DERIVATION OF CONDUCTANCE

The occupancy probability of a trap  $(f_T)$  is governed by the following differential equation (using small signal notation):15

$$\frac{df_T}{dt} = r_C(1 - f_T) - r_R f_T. \tag{A1}$$

The capture rate can be expressed in terms of the applied signal,

$$r_C = R_C \exp\left(\frac{qv}{kT}\right) \approx R_C[1 + v_{th}],$$
 (A2)

where  $\nu$  is the oscillation in the surface potential due to the applied voltage and  $v_{th} = qv/kT$ . If we substitute Eq. (A2) into Eq. (A1), split  $f_T$  into a sum of a small signal part and a bias and substitute  $r_R = R_R$  (since the release process is independent of the applied signal), we get

$$\frac{df_t}{dt} = R_C(1 + \nu_{th})(1 - F_T - f_t) - R_R(F_T + f_t). \tag{A3}$$

Assuming that  $f_t$  is sinusoidal, then

$$\frac{df_t}{dt} = j\omega f_t. \tag{A4}$$

Furthermore, in the absence of a small signal, we can derive from Eq. (A1) that

$$F_T = \frac{R_C}{R_C + R_R}. (A5)$$

Substituting Eqs. (A4) and (A5) into Eq. (A3) and rearranging

$$f_t = \frac{R_C R_R}{R_C + R_R} \nu_{th} \frac{R_C (1 + \nu_{th}) + R_R - j\omega}{[R_C (1 + \nu_{th}) + R_R]^2 + \omega^2}.$$
 (A6)

The current produced by the traps is 15,17

$$i = qAN_T \frac{df_t}{dt}. (A7)$$

Combining Eq. (A7) with Eqs. (A6) and (A4), and assuming  $v_{th} \ll 1$ , the admittance (Y) can be derived as

$$Y = \frac{q^2 A N_T}{kT} \times \frac{R_C R_R}{R_C + R_R} \times \frac{\omega^2 + j\omega (R_C + R_R)}{(R_C + R_R)^2 + \omega^2}.$$
 (A8)

The parallel conductance is the real part of Eq. (A8).

### **DATA AVAILABILITY**

The data that support the findings of this study are available from the corresponding author upon reasonable request.

### **REFERENCES**

<sup>1</sup>T. Kimoto, Jpn. J. Appl. Phys. **54**, 040103 (2015).

<sup>2</sup>G. Liu, B. R. Tuttle, and S. Dhar, Appl. Phys. Rev. 2, 021307 (2015).

<sup>3</sup>H. Li, S. Dimitrijev, H. B. Harrison, and D. Sweatman, Appl. Phys. Lett. 70,

<sup>4</sup>P. Jamet, S. Dimitrijev, and P. Tanner, J. Appl. Phys. **90**, 5058 (2001).

<sup>5</sup>G. Y. Chung, C. C. Tin, J. R. Williams, K. McDonald, M. Di. Ventra, S. T. Pantelides, L. C. Feldman, and R. A. Weller, Appl. Phys. Lett. 76, 1713 (2000).

<sup>6</sup>G. Y. Chung, C. C. Tin, J. R. Williams, K. McDonald, R. K. Chanana, R. A. Weller, S. T. Pantelides, L. C. Feldman, O. W. Holland, M. K. Das, and J. W. Palmour, IEEE Electron Device Lett. 22, 176 (2001).

<sup>7</sup>R. Schörner, P. Friedrichs, D. Peters, D. Stephani, S. Dimitrijev, and P. Jamet, Appl. Phys. Lett. 80, 4253 (2002).

<sup>8</sup>V. V. Afanas'ev, A. Stesmans, F. Ciobanu, G. Pensl, K. Y. Cheong, and S. Dimitrijev, Appl. Phys. Lett. 82, 568 (2003).

<sup>9</sup>K. McDonald, L. C. Feldman, R. A. Weller, G. Y. Chung, C. C. Tin, and J. R. Williams, J. Appl. Phys. 93, 2257 (2003).

10 C.-Y. Lu, J. A. Cooper, T. Tsuji, G. Chung, J. R. Williams, K. McDonald, and L. C. Feldman, IEEE Trans. Electron Devices 50, 1582 (2003).

11 J. Rozen, S. Dhar, M. E. Zvanut, J. R. Willams, and L. C. Feldman, J. Appl. Phys. 105, 124506 (2009).

12 H. Yoshioka, T. Nakamura, and T. Kimoto, J. Appl. Phys. 112, 024520 (2012).

<sup>13</sup>H. Yoshioka, T. Nakamura, and T. Kimoto, J. Appl. Phys. 115, 014502 (2014).

14W. C. Kao, M. Goryll, M. Marinella, R. J. Kaplar, C. Jiao, S. Dhar, J. A. Cooper, and D. K. Schroder, Semicond. Sci. Technol. 30, 075011 (2015).

15 J. R. Nicholls, A. M. Vidarsson, D. Haasmann, EÖ Sveinbjörnsson, and S. Dimitrijev, IEEE Trans. Electron Devices 67, 3722 (2020).

16D. Zhai, D. Gao, J. Xiao, X. Gong, J. Yang, Y. Zhao, J. Wang, and J. Lu, . Phys. D: Appl. Phys. 53, 445102 (2020).

<sup>17</sup>E. H. Nicollian and A. Goetzberger, Bell System Tech. J. 46, 1055 (1967).

18D. K. Schroder, Semiconductor Material and Device Characterization (Wiley, Hoboken, NJ, 2006).

19 V. V. Afanas'ev, M. Bassler, G. Pensl, M. J. Schulz, and E. Stein von Kamienski, J. Appl. Phys. 79, 3108 (1996).

20 A. Itoh, T. Kimoto, and H. Matsunami, in Proceedings of International Symposium on Power Semiconductor Devices and IC's: ISPSD '95 (IEEE, 1995), pp. 101-106.

<sup>21</sup>M. Lenzlinger and E. H. Snow, J. Appl. Phys. **40**, 278 (1969).

<sup>22</sup>T. E. Rudenko, I. N. Osiyuk, I. P. Tyagulski, HÖ Ólafsson, and EÖ Sveinbjörnsson, Solid St. Electron. 49, 545 (2005).

<sup>23</sup>A. F. Basile, J. Rozen, J. R. Williams, L. C. Feldman, and P. M. Mooney, J. Appl. Phys. 109, 064514 (2011).

- <sup>29</sup>J. Fronheiser, K. Matocha, V. Tilak, and L. C. Feldman, Mater. Sci. Forum **615–617**, 513–516 (2009). **30** Z. Chen, Y. Xu, E. Garfunkel, L. C. Feldman, T. Buyuklimanli,
- W. Ou, J. Serfass, A. Wan, and S. Dhar, Appl. Surf. Sci. 317, 593
- 31 P. Deák, J. M. Knaup, T. Hornos, C. Thill, A. Gali, and T. Frauenheim, J. Phys. D: Appl. Phys. 40, 6242 (2007).
- 32P. Pande, S. Dimitrijev, D. Haasmann, H. A. Moghadam, M. Chaturvedi, and U. Jadli, Solid St. Electron. 171, 107874 (2020).
- 33 S. Chakraborty, P. T. Lai, and P. C. K. Kwok, Microelectron. Reliab. 42, 455

<sup>&</sup>lt;sup>24</sup>Y. Jia, H. Lv, Q. Song, X. Tang, L. Xiao, L. Wang, G. Tang, Y. Zhang, and Y. Zhang, Appl. Surf. Sci. **397**, 175 (2017).

25 X. Zhang, D. Okamoto, T. Hatakeyama, M. Sometani, S. Harada, R. Kosugi,

N. Iwamuro, and H. Yano, Appl. Phys. Express 10, 064101 (2017).

<sup>&</sup>lt;sup>26</sup>X. Zhang, D. Okamoto, T. Hatakeyama, M. Sometani, S. Harada, R. Kosugi, N. Iwamuro, and H. Yano, Jpn. J. Appl. Phys. 57, 06KA04 (2018).

<sup>&</sup>lt;sup>27</sup>M. A. Anders, P. M. Lenahan, C. J. Cochrane, and A. J. Lelis, IEEE Trans. Electron Devices 62, 301 (2015).

<sup>28</sup>G. Pensl, S. Beljakowa, T. Frank, K. Gao, F. Speck, T. Seyller, L. Ley, F. Ciobanu, V. Afanas'ev, A. Stesmans, T. Kimoto, and A. Schöner, Phys. Status Solidi B 245, 1378 (2008).